# A Novel Method of Diode Clamped Multi-Level Inverter using PWM Technique

# N. Mohan Teja, R S Ravi Sankar, P. Harsha, V. Uma Shankar

Abstract: This Paper presents a novel method of Diode clamped Multi Level Inverter, which works without series association the clamping diodes. The conventional diode clamping inverter suffers from such problems as dc link unbalance, indirect clamping of the inner devices, turn-on snubbing of the inner dc rails as well as series association of the clamping diodes etc. It is due largely to these problems that the application of the conventional diode clamping inverter in practice has been deterred, in spite of the growing discussion in the literature. An auxiliary resistive clamping network solving the indirect clamping problem of the inner devices is also discussed for both the new and conventional diode clamping inverter. Operation principle, clamping mechanism, auxiliary clamping as well as experimentation are presented.

Index Terms: Clamping Diodes, DC Link Unbalance, Multi Level Inverter, Pulse Width Modulation

#### I. INTRODUCTION

The concept of multilevel converters has been introduced since 1975. The term multilevel began with the three-level converter. Subsequently, several multilevel converter topologies have been developed. However, the elementary concept of a multilevel converter to achieve higher power is to use a series of power semiconductor switches with several lower voltage dc sources to perform the power conversion by synthesizing a staircase voltage waveform. Capacitors, batteries, and renewable energy voltage sources can be used as the multiple dc voltage sources. The commutation of the power switches aggregate these multiple dc sources in order to achieve high voltage at the output. However, the rated voltage of the power semiconductor switches depends only upon the rating of the dc voltage sources to which they are connected. A multilevel converter has several advantages over a conventional two-level converter that uses high switching frequency pulse width modulation (PWM). The attractive features of a multilevel converter can be briefly summarized as follows. Staircase waveform quality: Multilevel converters not only can generate the output voltages with very low distortion, but also can reduce the dv/dt stresses; therefore electromagnetic compatibility (EMC) problems can be reduced. Multilevel converters produce smaller Common-mode (CM) voltage. Therefore, the stress in the bearings of a motor connected to a multilevel motor drive can be reduced. Switching frequency: Multilevel converters

#### Manuscript Received March, 2014.

- N. Mohan Teja, Vignan's Institute of Information Technology, Duvvada, India.
- R S Ravi Sankar, Vignan's Institute of Information Technology, Duvvada, India.
- P. Harsha, Vignan's Institute of Information Technology, Duvvada, India. V. Uma Shankar Vignan's Institute of Information Technology, Duvvada, India.

can operate at both fundamental switching frequency and high switching frequency PWM.

It should be noted that lower switching frequency usually means lower switching loss and higher efficiency. Response to the growing demand for high power inverter units, multilevel inverters have been attracting growing attention from academia as well as industry in the recent decade. Among the best known topologies are the H-bridge cascade inverter, the capacitor clamping inverter (imbricated cells), and the diode clamping inverter.

#### **II. DIODE CLAMPED MULTI-LEVEL INVERTER**

An m-level diode-clamp converter typically consists of m - 1 capacitors on the dc bus and produces m levels of the phase voltage. The above figure shows a single-phase full bridge five level diode-clamp converter in which the dc bus consists of four capacitors  $c_1, c_2, c_3, c_4$ . For a dc bus voltage  $V_{dc}$  the voltage across each capacitor is  $V_{dc}$  / 4, and each device voltage stress will be limited to one capacitor voltage level,  $V_{dc}/4$ , through clamping diodes. If the inverter runs under pulse width modulation (PWM), the diode reverse recovery of these clamping diodes becomes the major design challenge. The basic five level diode clamped inverter is as shown in the Fig 1.



Fig. 1 Five Level Diode Clamped Inverter



Fig. 2 Simulink of Five Level Inverter



Published By: Blue Eyes Intelligence Engineering & Sciences Publication

## **II. NEW DIODE CLAMPED MULTI LEVEL INVERTER**

The new diode clamping inverter is shown in Fig. 2. For the five-level case, a total of eight switches and twelve diodes of equal voltage rating are used, which are the same with the conventional diode clamping inverter with diodes in series. This pyramid architecture is extensible to any level unless otherwise practically limited. A M-level inverter leg requires (M-1) storage capacitors, 2(M-1) switches and (M-1) clamping diodes



Fig. 3 Circuit Diagram of Five Level New Diode **Clamped Inverter** 



Fig. 4 Simulink of New Diode Five Level Inverter

#### III. SINUSOIDAL PULSE WIDTH MODULATION **TECHNIQUE**

For an m-level inverter, m-1 carriers with the same frequency fc and same peak-to-peak amplitude  $A_c$  are disposed such that the bands they occupy are continuous. The reference, or modulation, waveform has peak-to-peak amplitude  $A_m$  and frequency  $f_m$ , and it is centered in the middle of the carrier set. The reference is continuously compared with each of the carrier signals. If the reference is greater than a carrier signal, then the active device corresponding to that carrier is switched on and if the reference is less than a carrier signal, then the active device corresponding to that carrier is switched off. In multilevel inverters, the amplitude modulation index,  $m_a$  and the

frequency ratio  $m_f$  are defined as

$$m_a = \frac{A_m}{(m-1)A_c} \qquad Equation - 1$$



Fig. 5 Sinusoidal Pulse Width Modulation Technique

### V. SIMULINK MODELS OF MULTILEVEL **INVERTERS WITH PWM TECHNIQUE**



Fig. 6 Simulink of PWM based Five Level Diode **Clamped Inverter** 







10

Published By:

& Sciences Publication

# IV. SIMULATION RESULTS FOR DIODE CLAMPED INVERTER



Fig. 8 THD of Five level Diode clamped inverter



Fig. 9 THD of Five Level New Diode Clamped Inverter



Fig. 10 THD of Five Level Diode Clamped Inverter with PWM Technique



Fig. 11 THD of Five Level New Diode Clamped Inverter with PWM Technique

# VI. WAVEFORMS OF DIODE CLAMPED AND NEW DIODE CLAMPED INVERTERS (FIVE LEVEL)



Fig. 12 Simulation Result for Line voltages of Five Level Diode Clamped Inverter



Fig. 13 Simulation Result for Line Voltages of Five Level New Diode Clamped Inverter



Fig. 14 Simulation Result for Line Voltages generated using PWM Technique of Five Level Diode Clamped Inverter



Fig. 18 Simulation Result for Line Voltages generated using PWM technique of Five Level New Diode Clamped Inverter





# VII. PERCENTAGE TOTAL HARMONIC DISTORTION ANALYSIS OF DIODE CLAMPED **MULTILEVEL INVERTER WITH DIFFERENT** LEVELS USING PWM

| Diode clamped<br>inverter (Levels) | %THD Without<br>using PWM<br>technique | % THD Using<br>PWM technique |
|------------------------------------|----------------------------------------|------------------------------|
| 3 level                            | 79.89                                  | 35.06                        |
| 5 level                            | 42.94                                  | 27.95                        |
| 7 level                            | 31.5                                   | 17.93                        |
| 9 level                            | 26.19                                  | 13.52                        |

# **VIII. PERCENTAGE TOTAL HARMONIC DISTORTION ANALYSIS OF NEW DIODE CLAMPED MULTILEVEL INVERTER WITH** DIFFERENT LEVELS USING PWM

| Diode clamped<br>inverter (Levels) | % THD Without<br>using PWM<br>technique | % THD Using<br>PWM technique |
|------------------------------------|-----------------------------------------|------------------------------|
| 3 level                            | 79.43                                   | 33.98                        |
| 5 level                            | 41.99                                   | 26.87                        |
| 7 level                            | 30.25                                   | 16.93                        |
| 9 level                            | 24.62                                   | 12.45                        |

# **IX. CONCLUSION**

In this paper Pulse width modulation technique is applied on diode clamped and new diode clamped multilevel inverters and percentage of total harmonic distortions of several levels of inverter are simulated and compared. The simulated results are presented in this paper and it is concluded that PWM technique has given good fundamental spectrum (101.7%) and Total Harmonic Distortion (12.45%). As the number of levels increases the harmonic distortion also decreases. Comparing with the diode clamped multilevel inverter new diode clamped inverter has less Total Harmonic Distortion.

#### REFERENCES

- Jih-Sheng Lai, Fang Zheng Peng, "Multilevel converters- A New 1. Breed Of Power Converters," IEEE Transactions on Industry Applications, VOL. 32, NO. 3, MAY, JUNE 1996.
- 2. Soern Baekhoej Kjaer member of IEEE, John k.Pedersen senior member of IEEE, And Frede Blaabjerg fellow of IEEE "A Review Of Single-Phase Grid-Connected Inverters For Photovoltaic Modules." IEEE Transactions on Industry Applications, VOL.41, NO. 5, PP1292-1306. SEP./OCT. 2005.
- 3. M.Malinowski,k.Gopakumar,J.Rodriguez and M.A.Perez,"A Survey On Cascaded Multilevel Inverters," IEEE TRANS. IND. ELECTRON., VOL. 57, NO.7, PP. 2197–2206, JUL. 2010.
- A.M.Massoud, S.J.Finney and B.W.Williams,"Control techniques 4 For Multilevel Voltage Source Inverters," IN PROC. IEEE. CONF., MAR. 2003, VOL. 4, PP. 171-176.
- 5. C.Boonmee, Y.Kumsuwan, "A Phase- Shifted Carrier- Based PWM Technique For Cascaded H-Bridge Inverters Application In Standalone PV System," IN PROC. IEEE. CONF., SEP. 2012, VOL. 4, PP.
- F.Z.PENG and J.S.Lai,"A Static VAR Generator Using A Staircase Waveform Multilevel Voltage Source Converter," IN PROC. 6 PCIM/POWER QUALITY, 1994, PP. 58-66. "Power Converter Options For Power System Compatible Mass Transit Systems, "1994, PP. 285-294.

# **AUTHOR PROFILE**



[1] N Mohan Teja was born on 14th August, 1993 at Visakhapatnam. He is Pursuing B.Tech in Vignan's institute of information technology, Visakhapatnam, Andhra Pradesh, India



[2] R S Ravi Sankar was born on 25th, August, 1976 at Visakhapatnam. He received his M.Tech in Electrical Power Engineering from JNTU Hyderabad, Hyderabad and A.M.I.E in Electrical & Electronics Engineering from Institute of Engineers, India. He is presently working as an Associate Professor in Vignan's Institute of Information Technology, Visakhapatnam, Andhra Pradesh, India. His research areas include Multi-Level Inverters, Electrical Drives, and Power Quality Problems in Distribution systems, Power Electronics.



[3] P Harsha Vardhana was born on 6th June, 1993 at Visakhapatnam. He is Pursuing B.Tech in Vignan's institute of information technology, Visakhapatnam, Andhra Pradesh, India



[4] V Uma Shankar was born on 1<sup>st</sup> March, 1991 at visakhapatnam. He is Pursuing B.Tech in Vignan's institute of information technology, Visakhapatnam, Andhra Pradesh, India.



Published By:

& Sciences Publication